Design Automation


Update to Altera's FPGA design package

23 January 2013 Design Automation

Quartus II software version 12.1 bolsters its support for high-level design flows with the inclusion of an SDK for OpenCL and enhancements to both its Qsys system integration tool and DSP Builder model-based design environment.

Also included in the latest software release are several enhancements, such as a partial reconfiguration design flow, new intellectual property (IP) cores and expanded support for 28 nm FPGAs and SoC FPGAs.

The high-level design tools Altera offers include system-level C-based, IP-based and model-based design entry systems. These tools support and simplify the development of today’s advanced programmable systems, which include CPU cores, digital signal processing (DSP) blocks and multiple IP subsystems.

The addition of an SDK for OpenCL allows system developers and programmers familiar with C to quickly and easily develop high-performance, power-efficient FPGA-based applications using an open high-level programming language. The SDK for OpenCL reduces hardware design complexities and allows software programmers familiar with C to target FPGAs.

Enhancements made to Altera’s Qsys system integration tool and DSP Builder tool provide further design productivity and system performance benefits to users.

Qsys features expanded support for industry standard ARM AXI3 and AXI4 protocols, while DSP Builder provides expanded support for seven different floating point precisions, including IEEE 754 half, single and double precision support.

Further simplifying system design, the latest Quartus II software release includes a 100G Interlaken IP core to enable high-speed chip-to-chip packet transfers and a new video trace monitor IP core for video processing applications.

Included in the Quartus II software version 12.1 is the first production release of Altera’s new partial reconfiguration design flow for Stratix V FPGAs. Partial reconfiguration provides the flexibility to change the device’s core functionality on the fly while other portions of the FPGA design are still running.

Designers store different functions in external memory and load them into the FPGA as needed, allowing customers to reduce the size of the FPGA used in their system, save board space and reduce power consumption.

The latest software version also includes a variety of additional enhancements, including support for new devices. Several new 28 nm Stratix V, Arria V and Cyclone V FPGAs and SoC FPGAs are supported in this release, including full support for Arria V GZ FPGAs.

For more information contact EBV Electrolink, +27 (0)21 402 1940, [email protected], www.ebv.com



Credit(s)



Share this article:
Share via emailShare via LinkedInPrint this page

Further reading:

First NVMe SSD Built with 8th-gen BiCS FLASH
EBV Electrolink Computer/Embedded Technology
KIOXIA recently announced the development and prototype demonstration of its new KIOXIA CM9 Series PCIe 5.0 NVMe SSDs, which incorporates CMOS directly Bonded to Array technology.

Read more...
IMU with dual-sensing capability
EBV Electrolink Analogue, Mixed Signal, LSI
ST’s 6-axis inertial measurement unit integrates a dual accelerometer up to 320g and embedded AI for activity tracking and high-impact sensing.

Read more...
ST’s graphical no-code design software
Design Automation
MEMS-Studio is a complete desktop software solution designed to develop embedded AI features, evaluate embedded libraries, analyse data, and design no-code algorithms for the entire portfolio of ST’s MEMS sensors.

Read more...
LibGSM – A powerful, modular GSM library
eiTech Systems Design Automation
Whether you are building SMS, MQTT, HTTP or other GSM-based applications, eiTech’s LibGSM library helps streamline development with its carefully structured design.

Read more...
Battery monitoring and balancing IC
EBV Electrolink Power Electronics / Power Management
The TLE9009DQU from Infineon is a multi-channel battery monitoring and balancing IC crafted for Li-Ion battery packs.

Read more...
NECTO Studio V7.2 IDE with code assistant
Design Automation
MIKROE recently announced that NECTO Studio 7.2 IDE now includes NECTO Code Assistant, an AI tool that enables users to create code for multi-Click projects.

Read more...
MPLAB unified compiler licenses
Design Automation
Offering an efficient way to manage multiple licenses, Microchip Technology has launched MPLAB XC unified compiler licenses for its MPLAB XC8, XC16, XC-DSC and XC32 C compilers.

Read more...
KIOXIA pioneer new 3D Flash technology
EBV Electrolink DSP, Micros & Memory
KIOXIA Corporation and Sandisk Corporation have pioneered a state-of-the-art 3D flash memory technology, setting the industry benchmark with a 4,8 Gb/s NAND interface speed, superior power efficiency, and heightened density.

Read more...
Super-fast H.264 encoder FPGA core
EBV Electrolink DSP, Micros & Memory
An ITAR-compliant H.264 core designed for AMD FPGAs provides baseline H.264 support and is currently the smallest and fastest FPGA core in the industry.

Read more...
Power IC supplies 1650 W
EBV Electrolink Power Electronics / Power Management
Power Integrations has announced a two-fold increase in power output from the HiperLCS-2 chipset with the new device now being able to deliver up to 1650 W of continuous output power.

Read more...